Design Verification Engineer, Principal
Company: Marvell Semiconductor, Inc.
Location: Santa Clara
Posted on: November 14, 2024
Job Description:
About Marvell Marvell's semiconductor solutions are the
essential building blocks of the data infrastructure that connects
our world. Across enterprise, cloud and AI, automotive, and carrier
architectures, our innovative technology is enabling new
possibilities.At Marvell, you can affect the arc of individual
lives, lift the trajectory of entire industries, and fuel the
transformative potential of tomorrow. For those looking to make
their mark on purposeful and enduring innovation, above and beyond
fleeting trends, Marvell is a place to thrive, learn, and lead.Your
Team, Your ImpactMarvell switching solutions have been driving a
change in networks by delivering a stream of technical innovations
through a broad portfolio of segment-focused Ethernet switch
product families. Marvell switching technology is powering the next
generation of borderless and secure networks. Marvell is addressing
the surge of the data economy, data centers provide critical
infrastructure from the cloud to the edge. Marvell Prestera and
Teralynx switches provide the bandwidth scale for every application
with advanced packet processing and analytics to address the most
demanding needs.What You Can Expect
- Develop test plans for verification based on architecture and
design specifications.
- Develop testbench components in Systemverilog, UVM, C, and C++.
Write tests in Systemverilog, UVM, C, C++, python to test various
logical features in ASIC and SOC design blocks.
- Debug failures in tests and root cause issues with test
environment and
- design.
- Analyze functional and structural coverage and close any
coverage holes
- towards completion of verification of ASIC and SOC blocks.
- Write scripts in PERL, TCL for verification and design
infrastructure automation. Conduct various reviews of design and
verification tasks with engineering team and management.What We're
Looking For
- Bachelor's degree in Computer Science, Electrical Engineering
or related fields and 10-15 years of related professional
experience.
- Master's degree and/or PhD in Computer Science, Electrical
Engineering or related fields with 5-10 years of
experience.#LI-MM1Expected Base Pay Range (USD)137,510 - 206,000, $
per annumThe successful candidate's starting base pay will be
determined based on job-related skills, experience, qualifications,
work location and market conditions. The expected base pay range
for this role may be modified based on market conditions.Additional
Compensation and Benefit ElementsAt Marvell, we offer a total
compensation package with a base, bonus and equity.Health and
financial wellbeing are part of the package. That means flexible
time off, 401k, plus a year-end shutdown, floating holidays, paid
time off to volunteer. Have a question about our benefits packages
- health or financial? Ask your recruiter during the interview
process.This role is eligible for our hybrid work model in which
you will be able to split time between working from home and
on-site in a Marvell office.All qualified applicants will receive
consideration for employment without regard to race, color,
religion, sex, national origin, sexual orientation, gender
identity, disability or protected veteran status.Any applicant who
requires a reasonable accommodation during the selection process
should contact Marvell HR Helpdesk at TAOps@marvell.com.
Keywords: Marvell Semiconductor, Inc., Palo Alto , Design Verification Engineer, Principal, Engineering , Santa Clara, California
Didn't find what you're looking for? Search again!
Loading more jobs...